Publications

Export 27 results:
Sort by: Author Title Type [ Year  (Desc)]
2007
Pereira, P., and M. H. Fino, "Delay Propagation of a CMOS Inverter Using the Nexp Transistor Model", XXII Conference on Design of Circuits and Integrated Systems, pp. 12–16, November, 2007. Abstract

This paper presents an analytical model for the delay propagation of a CMOS Invert circuit. In this paper the Nexp transistor model is considered as a way of granting the accuracy of results in the characterization of submicron CMOS circuits. The analytical model proposed is valid for a ramp input, and takes into account all the operation regions of the transistor and take into account the influence of the gate-to-drain capacitance. An application example considering the use of the model for the evaluation of the delay associated to the CMOS inverter is considered. The validity of the results obtained with analytical model of a 1.8V SMIC018 CMOS inverter is checked against Hspice simulation of the circuit.

2005
Pereira, P., and H. Fino, "VCOSYM -an application for the automatic design of ring VCOS", Proc. 12th IEEE Int. Conf. Electronics, Circuits and Systems ICECS 2005, pp. 1–4, 2005. Abstract

This paper presents an application for the automatic design of ring VCOs. In this application a VCO model based on the Npower transistor model is considered as a away of granting the accuracy of results for submicron technologies. In order to easily integrate any VCO previously designed into a PLL automatic design tool, a corresponding linear model of the VCO is automatically generated, yielding a simple and precise characterization for higher level system design. The design of a 150 MHz VCO using a seven stage ring topology is presented. The validity of the design obtained is checked against Hspice simulation of the circuit.